Title :
A new hardware efficient, low power FIR digital filter implementation approach
Author :
Dabbagh-Sadeghipour, Khosrov ; Aghagolzadeh, Ali
Author_Institution :
Dept. of Electr. Eng., Urmia Univ., Iran
Abstract :
This paper presents a new hardware efficient approach for low power implementation of FIR digital filters. To reduce power consumption, filter´s multipliers are split to global and local multiplication units by splitting CSD representation of filter coefficients (SCSD). This idea not only reduces the number of required adders for multipliers implementation, but also decreases logic depth in multiplier logic paths. For 8-bit coefficients, it achieves a hardware average saving improvement of 49% over CSD and 42% over DM representations. It was found that an average saving improvement of 39% over CSD and 18% over DM representations is achievable in 16-bit coefficients.
Keywords :
FIR filters; adders; digital arithmetic; digital filters; logic CAD; multiplying circuits; CSD representation splitting; FIR digital filters; adders; canonic signed digit representation; constant coefficient multiplication; filter coefficients; global multiplication units; hardware efficient approach; local multiplication units; logic depth; low power implementation; Adders; Capacitance; Circuits; Digital filters; Energy consumption; Finite impulse response filter; Hardware; Logic; Power dissipation; Voltage;
Conference_Titel :
Electronics, Circuits and Systems, 2003. ICECS 2003. Proceedings of the 2003 10th IEEE International Conference on
Print_ISBN :
0-7803-8163-7
DOI :
10.1109/ICECS.2003.1301714