Title :
Synthesis of low area data format converters
Author :
Majumdar, Mayukh ; Parhi, Keshab K.
Author_Institution :
Dept. of Electr. Eng., Minnesota Univ., Minneapolis, MN, USA
Abstract :
In many DSP applications, data format converters (DFCs) are used to permute the data transferred between processing modules. In VLSI implementations, these converters consume a large amount of the given resources, especially area. Previous methods on synthesis of data format converters have focussed on optimizing the number of registers. Recently, two-dimensional register allocation schemes have been proposed to reduce the area of the DFCs. In this paper, we present another two-dimensional register allocation scheme where we not only try to optimize the number of registers but also reduce the number of interconnections by maximizing the reuse of the interconnections previously made during the synthesis procedure. Such a strategy also leads to reduction in the number of multiplexors used. We show that the proposed allocation scheme results in lower area DFCs than the previously proposed ones
Keywords :
VLSI; circuit optimisation; digital signal processing chips; discrete cosine transforms; image coding; integrated circuit interconnections; integrated circuit layout; wavelet transforms; DSP applications; VLSI implementations; area reduction; data format converters; discrete cosine transform; discrete wavelet transform; image compression; interconnection reduction; multiplexors; transferred data permutation; two-dimensional register allocation scheme; Data engineering; Digital signal processing; Digital-to-frequency converters; Hardware; Integrated circuit interconnections; Matrix converters; Registers; Signal processing algorithms; Throughput; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1996. ISCAS '96., Connecting the World., 1996 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7803-3073-0
DOI :
10.1109/ISCAS.1996.541920