Title :
Improving the test quality for scan-based BIST using a general test application scheme
Author :
Tsai, Huan-Chih ; Cheng, Kwang-Ting ; Bhawmik, Sudipta
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Santa Barbara, CA, USA
Abstract :
In this paper we propose a general test application scheme for existing scan-based BIST architectures. The objective is to further improve the test quality without inserting additional logic to the circuit under test (CUT). The proposed test scheme divides the entire test process into multiple test sessions. A different number of capture cycles is applied after scanning in a test pattern in each test session to maximize the fault detection for a distinct subset of faults. We present a procedure to find the optimal number of capture cycles following each scan sequence for every fault. Based on this information, the number of test sessions and the number of capture cycles after each scan sequence are determined to maximize the random testability of the CUT. We conduct experiments on ISCAS89 benchmark circuits to demonstrate the effectiveness of our approach
Keywords :
automatic test pattern generation; boundary scan testing; built-in self test; fault diagnosis; logic testing; sequential circuits; ISCAS89 benchmark circuits; capture cycles; circuit under test; fault detection; multiple test sessions; random testability; scan sequence; scan-based BIST; test application scheme; test pattern; test quality; test sessions; Benchmark testing; Built-in self-test; Circuit faults; Circuit testing; Clocks; Electrical fault detection; Flip-flops; Logic circuits; Logic testing; Permission;
Conference_Titel :
Design Automation Conference, 1999. Proceedings. 36th
Conference_Location :
New Orleans, LA
Print_ISBN :
1-58113-092-9
DOI :
10.1109/DAC.1999.782113