DocumentCode :
3031889
Title :
Design issues of a rate 8/10 matched-spectral-null trellis code chip for partial response channels
Author :
Shung, C. Bernard ; Siegel, Paul H. ; Thapar, Hemant K. ; Karabed, Razmik
Author_Institution :
IBM Corp., San Jose, CA, USA
fYear :
1990
fDate :
17-19 Sep 1990
Firstpage :
214
Abstract :
Summary form only given. The real-time application of trellis coding to partial response channels is described for a rate 8/10 matched-spectral-null (MSN) trellis code on the (1-D) partial response channel. The architectural and design issues of an experimental chip that implements the functions of encoding, decoding, and Viterbi detection are discussed. Two novel techniques in the design of the Viterbi detector are introduced. Modulo normalization of the path metrics, and area-efficient pipelining for the add-compare-select units. Both techniques are effective in producing a regular structure and reducing the number of required interconnections. Area-efficient realization is achieved with little speed degradation. The circuit and layout were designed using LAGER CAD tool. The chip was fabricated in 1.2 μm CMOS
Keywords :
CMOS integrated circuits; circuit CAD; circuit layout CAD; encoding; real-time systems; signal processing; LAGER; Viterbi detection; add-compare-select units; area-efficient pipelining; interconnections; matched-spectral-null trellis code chip; partial response channels; path metrics; real-time application; speed degradation; CMOS technology; Convolutional codes; Decoding; Degradation; Detectors; Integrated circuit interconnections; Magnetic recording; Partial response channels; Pipeline processing; Viterbi algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1990. ICCD '90. Proceedings, 1990 IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-2079-X
Type :
conf
DOI :
10.1109/ICCD.1990.130206
Filename :
130206
Link To Document :
بازگشت