DocumentCode
3039922
Title
Comprehensive analysis of UTB GeOI logic circuits and 6T SRAM cells considering variability and temperature sensitivity
Author
Hu, Vita Pi-Ho ; Fan, Ming-Long ; Su, Pin ; Chuang, Ching-Te
Author_Institution
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear
2011
fDate
5-7 Dec. 2011
Abstract
A comprehensive comparative analysis of leakage-delay, stability and variability of GeOI logic circuits and 6T SRAM cells with respect to the SOI counterparts is presented. The UTB GeOI circuits show better power-performance than the bulk Ge-channel circuits, and preserve the leakage reduction property of stacking devices, while the band-to-band tunneling leakage of bulk Ge-channel devices cannot be reduced by stacking transistors. At Vdd = 1V and 400K, the delays of inverter, dynamic gates, latch and multiplexer for GeOI circuits are smaller than the SOI counterparts. For equal Ion design, the GeOI SRAM cells exhibit better μRSNM/σ RSNM and smaller cell leakage variation at both Vdd = 1V and 0.5V.
Keywords
SRAM chips; elemental semiconductors; germanium; logic circuits; 6T SRAM cells; Ge; UTB logic circuits; band-to-band tunneling leakage; leakage reduction property; leakage-delay; stacking devices; temperature 400 K; temperature sensitivity; voltage 1 V; Delay; Inverters; Latches; Logic gates; MOSFET circuits; Random access memory; Wireless sensor networks;
fLanguage
English
Publisher
ieee
Conference_Titel
Electron Devices Meeting (IEDM), 2011 IEEE International
Conference_Location
Washington, DC
ISSN
0163-1918
Print_ISBN
978-1-4577-0506-9
Electronic_ISBN
0163-1918
Type
conf
DOI
10.1109/IEDM.2011.6131658
Filename
6131658
Link To Document