DocumentCode :
3041825
Title :
Modeling NMOS snapback characteristic using PSpice
Author :
Toteva, Ina ; Andonova, Anna
Author_Institution :
Dept. of Microelectron., Tech. Univ. of Sofia, Sofia, Bulgaria
fYear :
2012
fDate :
9-13 May 2012
Firstpage :
335
Lastpage :
338
Abstract :
Gate-grounded NMOS is often used as ESD protection for circuit design. The ESD behavior of the NMOS transistor is based on the snapback action of its parasitic, lateral NPN BJT. Modeling this behavior of NMOS devices is very important for design of ICs, because there are no standard models, which can be used for describing high current regions in the NMOS snapback characteristic. In this paper an approach of modeling snapback characteristic of NMOS device, intended for use as ESD clamp in IC I/O cells, is proposed. The modeled snapback characteristic is simulated and evaluated using PSPICE.
Keywords :
MOSFET; SPICE; bipolar transistors; electrostatic discharge; semiconductor device models; ESD clamp; ESD protection; IC I/O cells; IC design; NMOS devices; NMOS snapback characteristic modelling; PSPICE; circuit design; gate-grounded NMOS transistor; lateral NPN BJT; Avalanche breakdown; Clamps; Electrostatic discharges; Integrated circuit modeling; MOS devices; Resistance; SPICE;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Technology (ISSE), 2012 35th International Spring Seminar on
Conference_Location :
Bad Aussee
ISSN :
2161-2528
Print_ISBN :
978-1-4673-2241-6
Electronic_ISBN :
2161-2528
Type :
conf
DOI :
10.1109/ISSE.2012.6273155
Filename :
6273155
Link To Document :
بازگشت