DocumentCode :
3042892
Title :
Model-based Design Space Exploration for RTES with SysML and MARTE
Author :
Mura, Marcello ; Murillo, Luis Gabriel ; Prevostini, Mauro
Author_Institution :
Fac. of Inf., Univ. of Lugano (USI), Lugano
fYear :
2008
fDate :
23-25 Sept. 2008
Firstpage :
203
Lastpage :
208
Abstract :
The features of the emerging modeling languages for system design allow designers to build models of almost any kind of heterogeneous hardware-software systems, including real time embedded systems (RTES). An important goal to achieve is the implementation and use of these models in all the steps of a common design flow. One of these steps is the design space exploration (DSE), which helps designers in discovering the optimal solutions among all possible combinations after mapping functional to architectural specifications; for RTES this step is particularly hard as it should include scheduling analysis in order to proof the time validity after the mapping. This paper presents some guidelines on how to use SysML and MARTE profiles to identify design points fulfilling the timing constraints of an RTES, and thus allowing to automate DSE analysis within the system design phase.
Keywords :
aerospace computing; embedded systems; hardware-software codesign; object-oriented programming; simulation languages; systems analysis; MARTE; SysML; heterogeneous hardware-software systems; model-based design space exploration; modeling languages; realtime embedded systems; scheduling analysis; system design; Embedded system; Guidelines; Hardware; Information analysis; Performance analysis; Power system modeling; Real time systems; Scheduling; Space exploration; Unified modeling language;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Specification, Verification and Design Languages, 2008. FDL 2008. Forum on
Conference_Location :
Stuttgart
Print_ISBN :
978-1-4244-2264-7
Type :
conf
DOI :
10.1109/FDL.2008.4641446
Filename :
4641446
Link To Document :
بازگشت