Title :
Low phase noise programmable clock generators for wireless modems
Author :
Belzile, Jean ; Batani, Naïm
Author_Institution :
Dept. of Electr. Eng., Ecole de Technol. Superieure, Montreal, Que., Canada
Abstract :
Modern digital programmable modems require very stable clock generation at the transmit side to provide a clean spectrum and to guarantee bit count integrity in the presence of prolonged signal outages. On the other hand, such modems need also to carry various traffic rates which in turn require a programmable clock. This paper covers the design performance and analysis of a high frequency, DDS driven, third order DPLL. The paper identifies the noise sources in such a design which differ from the traditional VCO driven PLL noise sources. Furthermore the analysis and hardware implementation of a low cost, low phase noise, wide range, high frequency and programmable clock generator are presented in the paper
Keywords :
circuit noise; digital phase locked loops; digital radio; direct digital synthesis; modems; phase noise; programmable circuits; radio equipment; digital programmable modems; hardware implementation; high frequency DDS driven third order DPLL; low phase noise programmable clock generators; noise sources; signal outages; stable clock generation; traffic rates; wireless modems; Clocks; Costs; Frequency; Hardware; Modems; Performance analysis; Phase locked loops; Phase noise; Signal generators; Voltage-controlled oscillators;
Conference_Titel :
Signal Processing Advances in Wireless Communications, 1999. SPAWC '99. 1999 2nd IEEE Workshop on
Conference_Location :
Annapolis, MD
Print_ISBN :
0-7803-5599-7
DOI :
10.1109/SPAWC.1999.783035