Title :
A 32-Bit RISC Implemented in Enhancement-Mode JFET GaAs
Author :
Rasset, T.L. ; Niederland, R.A. ; Lane, J.H. ; Geideman, W.A.
Author_Institution :
McDonnell Douglas Astronautics Company, Huntington Beach, CA 92647
Abstract :
This paper describes the design of a 32-bit reduced instruction set computer (RISC) implemented in Gallium Arsenide using enhancementmode junction field effect transistors. The microprocessor chip is designed to implement the Stanford MIPS architecture using a four stage pipe. The chip contains 22 registers, a full barrel shifter, a 32-bit ALU and necessary control circuits. The processor is expected to operate with an average throughput rate in excess of 100 million instructions per second.
Keywords :
CMOS logic circuits; FETs; Gallium arsenide; Integrated circuit technology; Inverters; Logic devices; Microprocessors; Reduced instruction set computing; Silicon; Switches;
Conference_Titel :
Military Communications Conference - Communications-Computers: Teamed for the 90's, 1986. MILCOM 1986. IEEE
DOI :
10.1109/MILCOM.1986.4805825