• DocumentCode
    3055876
  • Title

    DSP-based real-time video decoding

  • Author

    Minhua Zhou ; Talluri, R.

  • Author_Institution
    DSP Solutions R&D Center, Texas Instrum. Inc., Dallas, TX, USA
  • fYear
    1999
  • fDate
    22-24 June 1999
  • Firstpage
    296
  • Lastpage
    297
  • Abstract
    In this paper we describe the implementation of MPEG4/H.263 real-time video decoding on the high performance fixed-point DSP. This series of DSP utilize a common core based on VelociTI/sup TM/, the advanced very long instruction word (VLIW) DSP architecture, which makes them ideal for the high performance embedded multimedia applications. On the EVM board of this kind of DSP (CPU frequency 160 MHz) we were able to demonstrate decoding of MPEG-4/H.263 bitstream coded at 700 Kbps, CIF (352/spl times/288), at a speed of 55/65 fps, respectively. Applications such as consumer set-top boxes that decode streaming video on the Internet and packet-based videophones will benefit from this performance.
  • Keywords
    code standards; decoding; digital signal processing chips; multimedia communication; real-time systems; telecommunication standards; video coding; 160 MHz; 700 kbit/s; DSP-based real-time video decoding; EVM board; Internet; MPEG4/H.263 real-time video decoding; VelociTI; advanced very long instruction word DSP architecture; consumer set-top boxes; high performance embedded multimedia applications; high performance fixed-point DSP; packet-based videophones; performance; streaming video; Decoding; Digital signal processing; Discrete cosine transforms; Internet; MPEG 4 Standard; Registers; Streaming media; Transform coding; VLIW; Video compression;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Consumer Electronics, 1999. ICCE. International Conference on
  • Conference_Location
    Los Angeles, CA, USA
  • Print_ISBN
    0-7803-5123-1
  • Type

    conf

  • DOI
    10.1109/ICCE.1999.785272
  • Filename
    785272