DocumentCode :
3056896
Title :
1MS/s low power successive approximations register ADC for 67-fJ/conversion-step
Author :
Wen-Cheng Lai ; Jhin-Fang Huang ; Wei-Jian Lin
Author_Institution :
Dept. of Electron. Eng., Nat. Taiwan Univ. of Sci. & Technol., Taipei, Taiwan
fYear :
2012
fDate :
2-5 Dec. 2012
Firstpage :
260
Lastpage :
263
Abstract :
An 8-bit successive approximation register (SAR) analog-to-digital converter (ADC) is presented and implemented with TSMC 0.18-um CMOS process. The SAR ADC makes use of an asynchronous control circuit to internally generate the necessary clock signals to reduce half comparator and digital circuit power consumption. To avoid using a high-frequency clock generator, the proposed ADC uses an asynchronous control circuit to internally generate the necessary clock signals. The dynamic comparator generates the valid signal is the control signal of the sampling switches; it turns on the switches at high potential and turns off the switches at low potential. The average switching energy and total capacitance are reduced. Regarding that, the power consumption can be reduced to "half" by using asynchronous control circuit. Power dissipation is then minimized by optimizing the architecture and by careful design of analog circuitry. Measured results show that the proposed 8-bit SAR ADC consumes 10.3 μW with 1.8-V supply voltage. When sampling at 1.0 MSample/s, the prototype ADC achieves 45.3 dB/56.6 dB peak signal-to-noise-and-distortion ratio (SNDR)/SFDR and an effective number of bits (ENOB) of 7.23 bit. The measured integral nonlinearity (INL) and differential nonlinearity (DNL) are 0.66 LSB and 0.61 LSB, respectively. The core circuitry measures 0.205 (0.57 × 0.36) mm2 and including pads, the chip area occupies only 0.69 (1.03 × 0.67) mm2.
Keywords :
CMOS integrated circuits; analogue-digital conversion; asynchronous circuits; clocks; comparators (circuits); low-power electronics; 67-fJ/conversion-step; TSMC CMOS process; analog-to-digital converter; asynchronous control circuit; average switching energy; clock signals; core circuitry; differential nonlinearity; digital circuit power consumption; dynamic comparator; half comparator; integral nonlinearity; low power successive approximations register ADC; power 10.3 muW; power dissipation; signal-to-noise-and-distortion ratio; size 0.18 mum; total capacitance; voltage 1.8 V; word length 8 bit; Approximation methods; Capacitors; Clocks; Frequency measurement; Power demand; Power dissipation; Switches; ADC; SAR; analog-to-digital converter; successive approximation register;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (APCCAS), 2012 IEEE Asia Pacific Conference on
Conference_Location :
Kaohsiung
Print_ISBN :
978-1-4577-1728-4
Type :
conf
DOI :
10.1109/APCCAS.2012.6419021
Filename :
6419021
Link To Document :
بازگشت