DocumentCode :
3072576
Title :
500 Mb/s non-precharged data bus for high-speed DRAM
Author :
Saito, M. ; Ogawa, J. ; Wakayama, S. ; Tamura, H. ; Araki, H. ; Tsz-Shing Cheung ; Gotoh, K. ; Nishi, T. ; Kawano, Makoto ; Aikawa, T. ; Suzuki, T. ; Taguchi, M. ; Imamura, T.
Author_Institution :
Fujitsu Labs. Ltd., Japan
fYear :
1998
fDate :
5-7 Feb. 1998
Firstpage :
76
Lastpage :
77
Abstract :
For a DRAM core with bandwidth per memory more than one order of magnitude higher than the current DRAMs without increasing the number of internal busses and the area and power they require, the data rate per DRAM must be increased. This nonprecharged bus combined with a bus amplifier that employs partial response detection (PRD) achieves 500Mb/s data-bus rate for read, 2.5 times larger than that of a conventional DRAM core. The isolated sense amplifier (ISSA) realizes more than 400 Mb/s data-bus data rate for write. Due to the intrinsic high data-rate of the bus, no core interleaves and no increase in the number of buses is needed to achieve the high-core bandwidth and high-data locality.
Keywords :
DRAM chips; memory architecture; partial response channels; 500 Mbit/s; DRAM core; bandwidth per memory; bus amplifier; data rate; high-core bandwidth; high-data locality; high-speed DRAM; internal busses; isolated sense amplifier; nonprecharged data bus; partial response detection; CMOS technology; Capacitors; Data buses; Driver circuits; Power amplifiers; Random access memory; SPICE; Solid state circuits; Testing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1998. Digest of Technical Papers. 1998 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
0-7803-4344-1
Type :
conf
DOI :
10.1109/ISSCC.1998.672382
Filename :
672382
Link To Document :
بازگشت