DocumentCode :
3072856
Title :
Low-Power Testing for Low-Power Devices
Author :
Wen, Xiaoqing
Author_Institution :
Dept. of Comput. Syst. & Eng., Kyushu Inst. of Technol., Fukuoka, Japan
fYear :
2010
fDate :
6-8 Oct. 2010
Firstpage :
261
Lastpage :
261
Abstract :
Low-power devices are indispensable for modern electronic applications, and numerous hardware/software techniques have been developed for drastically reducing functional power dissipation. However, the testing of such low-power devices has increasingly become a serious problem, especially in at-speed scan testing where a transition is launched at the output of a flip-flop and the corresponding circuit response is captured by a flip-flop with a functional clock pulse. The reason is that most or all of the functional constraints with respect to circuit operations and clocking are ignored in at-speed scan testing, which may make test power several times higher than functional power.
Keywords :
flip-flops; integrated circuit testing; low-power electronics; at-speed scan testing; electronic applications; flip-flop; functional clock pulse; functional constraints; functional power dissipation; hardware/software techniques; low-power devices; low-power testing; Book reviews; Clocks; Delay; Flip-flops; Hardware; Power dissipation; Testing; at-speed scan testing; capture power; low-power device; shift power; test power; test power reduction;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems (DFT), 2010 IEEE 25th International Symposium on
Conference_Location :
Kyoto
ISSN :
1550-5774
Print_ISBN :
978-1-4244-8447-8
Type :
conf
DOI :
10.1109/DFT.2010.38
Filename :
5634906
Link To Document :
بازگشت