DocumentCode :
3083242
Title :
A new hardware efficient reconfigurable fir filter architecture suitable for FPGA applications
Author :
Abbaszadeh, A. ; Sadeghipour, Khosrov D.
Author_Institution :
Anasystem Azerbaijan, Tabriz, Azerbaijan
fYear :
2011
fDate :
6-8 July 2011
Firstpage :
1
Lastpage :
4
Abstract :
Multistandard wireless communication systems require the reconfigurable FIR filters with low complexity architectures. The complexity of FIR filters is dominated by the coefficient multipliers. It is well known that partial product is an efficient technique to reduce the complexity of coefficient multipliers in high order FIR filters implementation. A new hardware efficient reconfigurable FIR filter architecture is proposed in this paper based on the proposed binary signed subcoefficient method. Using the proposed coefficient representation method, the hardware requirements for multiplexer units are reduced dramatically with respect to typical methods. FPGA synthesis results of the designed filter architecture show 33% and 27% reduction in the resources usage over previously reported two state of the art reconfigurable architectures.
Keywords :
FIR filters; field programmable gate arrays; FPGA application; FPGA synthesis; coefficient multipliers; coefficient representation method; hardware efficient reconfigurable FIR filter architecture; multistandard wireless communication system; Complexity theory; Computer architecture; Field programmable gate arrays; Finite impulse response filter; Hardware; Multiplexing; Power demand; Binary signed subcoefficient; Partial product; Reconfigurable FIR filter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Signal Processing (DSP), 2011 17th International Conference on
Conference_Location :
Corfu
ISSN :
Pending
Print_ISBN :
978-1-4577-0273-0
Type :
conf
DOI :
10.1109/ICDSP.2011.6004958
Filename :
6004958
Link To Document :
بازگشت