DocumentCode :
3084167
Title :
Formal reset recovery slack calculation at the register transfer level
Author :
Chung, Chih-Neng ; Chang, Chia-Wei ; Chang, Kai-Hui ; Kuo, Sy-Yen
Author_Institution :
GIEE, Nat. Taiwan Univ., Taipei, Taiwan
fYear :
2011
fDate :
14-18 March 2011
Firstpage :
1
Lastpage :
4
Abstract :
Reset is one of the most important signals in many designs. Since reset is typically not timing critical, it is handled at late physical design stages. However, the large fanout of reset and the lack of routing resources at these stages can create variant delays on different targets of the reset signal, creating reset recovery problems. Traditional approaches address this problem using physical design methods such as buffer insertion or rerouting. However, these methods may invalidate previous optimization efforts, making timing closure difficult. In this work we propose a formal method to calculate reset recovery slacks for registers at the register transfer level. Designers and physical design tools can then utilize this information throughout the design flow to reduce reset problems at later design stages.
Keywords :
network routing; formal reset recovery slack calculation; register transfer level; reset signal; Algorithm design and analysis; Boolean functions; Delay; Encoding; Registers; Runtime;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2011
Conference_Location :
Grenoble
ISSN :
1530-1591
Print_ISBN :
978-1-61284-208-0
Type :
conf
DOI :
10.1109/DATE.2011.5763286
Filename :
5763286
Link To Document :
بازگشت