Title :
Ultra high density 3D via RRAM in pure 28nm CMOS process
Author :
Min-Che Hsieh ; Yu-Cheng Liao ; Yung-Wen Chin ; Chen-Hsin Lien ; Tzong-Sheng Chang ; Yue-Der Chih ; Natarajan, Sriraam ; Ming-Jinn Tsai ; Ya-Chin King ; Chrong Jung Lin
Author_Institution :
Microelectron. Lab., Nat. Tsing-Hua Univ. (NTHU), Hsinchu, Taiwan
Abstract :
In this paper, we present an ultra high density 3D Via RRAM with 28nm HKMG CMOS fully compatible process. It is the first time to report a cross-point 3D RRAM formed by the stacked 30nm × 30nm Cu Via and Cu metal line of 28nm HKMG CMOS Cu single damascene process. The 3D Via RRAM cell consists of a TaON-based resistive film, Cu Via as top electrode, and Cu metal as bottom electrode. The TaON-based RRAM film is a composite layer of backend metal glue layer of Ta and TaN in 28nm Cu damascene process. Moreover, in the compact 3D Via RRAM structure, the unit area of a single stacked cell-string is reduced to only 4 times of Via size by 28nm CMOS design rules. Since the cross-point 3D Via RRAM is fabricated without extra TMO film or process step, this excellent cell scalability and compatibility can provide a competitive low cost and high density embedded NVM solution in advanced CMOS logic nodes.
Keywords :
CMOS memory circuits; copper; random-access storage; tantalum compounds; vias; 3D via RRAM; CMOS logic nodes; Cu; HKMG CMOS process; NVM solution; TaON; bottom electrode; copper via; resistive film; resistive random access memory; single damascene process; single stacked cell string; size 28 nm; size 30 nm; top electrode; ultra high density RRAM; CMOS integrated circuits; Computer architecture; Electrodes; Films; Metals; Microprocessors; Three-dimensional displays;
Conference_Titel :
Electron Devices Meeting (IEDM), 2013 IEEE International
Conference_Location :
Washington, DC
DOI :
10.1109/IEDM.2013.6724600