• DocumentCode
    3087780
  • Title

    Cycle-true leakage current modeling for CMOS gates

  • Author

    Eckerbert, Daniel ; Larsson-Edefors, Per

  • Author_Institution
    Dept. of Phys. & Meas. Technol., Linkoping Univ., Sweden
  • Volume
    5
  • fYear
    2001
  • fDate
    2001
  • Firstpage
    507
  • Abstract
    This paper addresses cycle-true leakage current modeling for static CMOS gates. An approach to leakage power estimation is suggested which deals with some of the issues associated with the complex dynamic behavior of the gate. The paper discusses problems with defining gate leakage power. It then suggests a modeling approach, which separates the static leakage from the dynamic switch and short-circuit power. The model is used to achieve cycle-true leakage power estimation which is important as 20% of the power consumption in the designs of today can be leakage power. The importance of leakage power modeling will continue to grow as leakage power scales exponentially with reduced VT
  • Keywords
    CMOS logic circuits; integrated circuit modelling; leakage currents; logic gates; complex dynamic behavior; cycle-true leakage current modeling; gate leakage power; leakage power estimation; power consumption; static CMOS gates; CMOS technology; Current measurement; Energy consumption; Gate leakage; Leakage current; MOS devices; Physics; Semiconductor device modeling; Switches; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 2001. ISCAS 2001. The 2001 IEEE International Symposium on
  • Conference_Location
    Sydney, NSW
  • Print_ISBN
    0-7803-6685-9
  • Type

    conf

  • DOI
    10.1109/ISCAS.2001.922096
  • Filename
    922096