DocumentCode
3090366
Title
A test-vector generation methodology for crosstalk noise faults
Author
Hashempour, Hamidreza ; Kim, Yong-Bin ; Park, Naphill
Author_Institution
Dept. of Electr. & Comput. Eng., Northeastern Univ., Boston, MA, USA
fYear
2002
fDate
2002
Firstpage
40
Lastpage
47
Abstract
This paper presents a new methodology to generate test vectors for crosstalk noise faults in deep sub micron devices. The methodology includes transition activation on aggressor and constant assignment on victim, transition time estimation on aggressor, noise characterization on victim, and propagating the noise to the primary outputs through the best paths. New approaches for transition time estimation and noise activation are proposed based on logic cell characterization already available in design library and solving a satisfiability problem. It is shown that test generation efficiency can be increased up to 18% and test generation time is decreased up to 30%.
Keywords
VLSI; automatic testing; cellular arrays; crosstalk; integrated circuit noise; integrated circuit testing; logic CAD; logic testing; aggressor; constant assignment; crosstalk noise faults; deep sub micron devices; design library; logic cell characterization; noise activation; noise characterization; primary outputs; satisfiability problem; test generation efficiency; test generation time; test-vector generation methodology; transition activation; transition time estimation; Built-in self-test; Circuit faults; Circuit simulation; Circuit testing; Clocks; Crosstalk; Delay; Integrated circuit interconnections; Logic design; Wires;
fLanguage
English
Publisher
ieee
Conference_Titel
Defect and Fault Tolerance in VLSI Systems, 2002. DFT 2002. Proceedings. 17th IEEE International Symposium on
ISSN
1550-5774
Print_ISBN
0-7695-1831-1
Type
conf
DOI
10.1109/DFTVS.2002.1173500
Filename
1173500
Link To Document