DocumentCode :
3090420
Title :
An Abstraction Methodology for the Evaluation of Multi-core Multi-threaded Architectures
Author :
Zilan, Ruken ; Verdú, Javier ; García, Jorge ; Nemirovsky, Mario ; Milito, Rodolfo A. ; Valero, Mateo
Author_Institution :
Comput. Sci. (CS) Dept., Barcelona Supercomput. Center (BSC), Barcelona, Spain
fYear :
2011
fDate :
25-27 July 2011
Firstpage :
478
Lastpage :
481
Abstract :
As the evolution of multi-core multi-threaded processors continues, the complexity demanded to perform an extensive trade-off analysis, increases proportionally. Cycle-accurate or trace-driven simulators are too slow to execute the large amount of experiments required to obtain indicative results. To achieve a thorough analysis of the system, software benchmarks or traces are required. In many cases when an analysis is needed most, during the earlier stages of the processor design, benchmarks or traces are not available. Analytical models overcome these limitations but do not provide the fine grain details needed for a deep analysis of these architectures. In this work we present a new methodology to abstract processor architectures, at a level between cycle-accurate and analytical simulators. To apply our methodology we use queueing modeling techniques. Thus, we introduce Q-MAS, a queueing based tool targeting a real chip (the Ultra SPARC T2 processor) and aimed at facilitating the quantification of trade-offs during the design phase of multi-core multi-threaded processor architectures. The results demonstrate that Q-MAS, the tool that we developed, provides accurate results very close to the actual hardware, with a minimal cost of running what-if scenarios.
Keywords :
microprocessor chips; multiprocessing systems; parallel architectures; performance evaluation; program diagnostics; Q-MAS; UltraSPARC T2 processor; abstraction methodology; multicore multithreaded architecture evaluation; multicore multithreaded processors; queueing based tool; software benchmarks; software traces; Analytical models; Benchmark testing; Computational modeling; Computer architecture; Hardware; Instruction sets; "what-if"s for CPU architecture; Fine grain modeling; UltraSPARC T2; a methodology to build simulators; a simulation tool for multi–levels of shared resource architecture modeling; queueing modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Modeling, Analysis & Simulation of Computer and Telecommunication Systems (MASCOTS), 2011 IEEE 19th International Symposium on
Conference_Location :
Singapore
ISSN :
1526-7539
Print_ISBN :
978-1-4577-0468-0
Type :
conf
DOI :
10.1109/MASCOTS.2011.11
Filename :
6005400
Link To Document :
بازگشت