DocumentCode :
3090621
Title :
Data compression for system-on-chip testing using ATE
Author :
Karimi, F. ; Meleis, W. ; Navabi, Z. ; Lombardi, F.
Author_Institution :
LTX Corp., San Jose, CA, USA
fYear :
2002
fDate :
2002
Firstpage :
166
Lastpage :
174
Abstract :
The manufacturing test of Systems-on-Chip (SoC) requires new design considerations for automatic test equipment (ATE). Compression has beers used in ATE to reduce storage and application time for high volume data by exploiting the repetitive nature of test vectors. Furthermore, the availability of boundary scan and the stringent integration requirements in the design of a head in an ATE necessitate a hardware-based technique which does not impact performance due to an excessive time complexity. The application of a binary compression method to an ATE environment for manufacturing test is studied using a technique, referred to as Reuse. In Reuse, compression is achieved by partitioning the vector set and removing repeating segments. This process has O(n2) time complexity for compression (where n is the number of vectors) with a simple hardware decoding circuitry. It is shown that for industrial SoC designs; the efficiency of the Reuse compression technique is comparable with sophisticated software compression techniques with the advantage of easy and fast decoding (decoding is performed using shift registers which can be incorporated into the boundary scan or the head).
Keywords :
VLSI; automatic test equipment; automatic testing; boundary scan testing; computational complexity; data compression; decoding; integrated circuit testing; logic testing; production testing; system-on-chip; ATE environment; SoC testing; automatic test equipment; binary compression method; boundary scan; data compression; hardware decoding circuitry; hardware-based technique; high volume data; manufacturing test; reuse compression technique; system-on-chip testing; test vectors; time complexity; vector set partitioning; Automatic test equipment; Automatic testing; Availability; Circuit testing; Data compression; Decoding; Hardware; Manufacturing automation; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 2002. DFT 2002. Proceedings. 17th IEEE International Symposium on
ISSN :
1550-5774
Print_ISBN :
0-7695-1831-1
Type :
conf
DOI :
10.1109/DFTVS.2002.1173513
Filename :
1173513
Link To Document :
بازگشت