Title :
Cache Miss Characterization in Hierarchical Large-Scale Cache-Coherent Systems
Author :
Ros, Alberto ; Cuesta, Blas ; Gómez, María E. ; Robles, Antonio ; Duato, José
Author_Institution :
Dept. de Ing. y Tecnol. de Comput., Univ. de Murcia, Murcia, Spain
Abstract :
There is a growing trend towards developing large-scale cache-coherent systems by using commodity symmetric multiprocessors, which requires to extend their coherence protocol. In such systems, cache coherence transactions issued due to cache misses traverse interconnection networks with very different topologies and latencies. In this work, we perform a cache miss characterization aimed at analyzing the benefits that can be expected for a specialized coherence controller able to locally resolve cache misses, thus saving traffic across long-latency links. Results show that there is a high potential in reducing miss latency in these systems, and that this potential reduction grows as the number of nodes in the system increases. Particularly, in a system with just two boards 40% of the cache misses do not need the expensive inter-board communication. This percentage can increase up to 67.5% for an 8-board system.
Keywords :
cache storage; multiprocessing systems; cache miss characterization; coherence protocol; commodity symmetric multiprocessors; hierarchical large scale cache coherent systems; interconnection networks; Bridges; Coherence; Hierarchical systems; Program processors; Protocols; Sockets; Taxonomy; Characterization; directory protocols; extended cache coherence; scalability;
Conference_Titel :
Parallel and Distributed Processing with Applications (ISPA), 2012 IEEE 10th International Symposium on
Conference_Location :
Leganes
Print_ISBN :
978-1-4673-1631-6
DOI :
10.1109/ISPA.2012.102