DocumentCode :
3091765
Title :
Efficient VLSI Layout of Edge Product Networks
Author :
Bakhshi, Saeedeh ; Sarbazi-Azad, Hamid
Author_Institution :
IPM Sch. of Comput. Sci., Tehran
fYear :
2008
fDate :
23-25 Jan. 2008
Firstpage :
555
Lastpage :
560
Abstract :
The interconnection network between the processor cores in multiprocessors on chip has a crucial impact on the performance. Efficient VLSI layout area of such networks can result in lower costs and better performance. Layouts with more compact area can lead in shorter wires and therefore the signal propagation through the wires may take place in shorter time. In this paper, we study the VLSI layout bounds of a new product network, called the edge graph product. Lower bounds are usually computed by the crossing number and bisection width of the topological graphs. For computing the bisection width and crossing number of the edge graph product, we use the obtained upper bound on maximal congestion. We also represent efficient upper bounds on the layout area and maximum wire length by constructing layouts based on separators and bifurcators.
Keywords :
VLSI; integrated circuit interconnections; integrated circuit layout; multiprocessor interconnection networks; system-on-chip; VLSI layout; edge product networks; interconnection network; multiprocessors on chip; signal propagation; topological graphs; Application software; Bifurcation; Costs; Electronic equipment testing; Labeling; Network-on-a-chip; Particle separators; Upper bound; Very large scale integration; Wires; Collinear layout; Edge graph product; Interconnection networks; Networks on chip; VLSI layout;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Design, Test and Applications, 2008. DELTA 2008. 4th IEEE International Symposium on
Conference_Location :
Hong Kong
Print_ISBN :
978-0-7695-3110-6
Type :
conf
DOI :
10.1109/DELTA.2008.59
Filename :
4459612
Link To Document :
بازگشت