DocumentCode
3091897
Title
Low-power multiplierless FIR filter synthesizer based on CSD code
Author
Maw-Ching Liu ; Chen, Chien-Lung ; Shin, Ding-Yu ; Lin, Chin-Hung ; Jou, Shyh-Jye
Author_Institution
Dept. of Electr. Eng., Nat. Central Univ., Chung-Li, Taiwan
Volume
4
fYear
2001
fDate
6-9 May 2001
Firstpage
666
Abstract
An architecture synthesizer for FIR filter based on CSD code is presented. Traditional filter synthesis tool only generates one set of coefficient that fits the filter specifications. However, in the time and frequency optimization of the filter coefficients, our synthesizer can obtain as many sets of coefficient as possible. The coefficient set that leads to minimum hardware complexity will be selected. Four structures that range is from the fastest speed to the least area can be selected by user. Finally, a synthesizable Verilog code will be automatically generated. A design example that the FIR has 35 taps with 8-bit coefficients shows that the overall hardware reduction by using our synthesizer is 58% as compared to the original design
Keywords
FIR filters; circuit optimisation; low-power electronics; network synthesis; CSD code; Verilog code; architecture synthesizer; circuit design; filter coefficients; frequency optimization; hardware complexity; low-power multiplierless FIR filter; time optimization; Computer architecture; Delay; Digital filters; Digital signal processing; Finite impulse response filter; Frequency synthesizers; Hardware design languages; IIR filters; Quantization; Signal synthesis;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2001. ISCAS 2001. The 2001 IEEE International Symposium on
Conference_Location
Sydney, NSW
Print_ISBN
0-7803-6685-9
Type
conf
DOI
10.1109/ISCAS.2001.922325
Filename
922325
Link To Document