Title :
Power-Performance Trade-Off of a Dependable Multicore Processor
Author :
Sato, Toshinori ; Funaki, Toshimasa
Author_Institution :
Kyushu Univ., Fukuoka
Abstract :
As deep submicron technologies are advanced, new challenges, such as power consumption and soft errors, are emerging. A naive technique, which utilizes emerging multicore processors and relies upon thread-level redundancy to detect soft errors, is power hungry. Another technique, which relies upon instruction-level redundancy, diminishes computing performance seriously. This paper investigates trade-off between power and performance of a dependable multicore processor, which is named multiple clustered core processor (MCCP). It is proposed to hybrid thread- and instruction-level redundancy to achieve both large power efficiency and small performance loss. Detailed simulations show that the MCCP exploiting the hybrid technique improves power efficiency in energy-delay product by 13% when it is compared with the one exploiting the naive thread-level technique.
Keywords :
multiprocessing systems; performance evaluation; redundancy; computing performance; deep submicron technology; dependable multicore processor; instruction-level redundancy; multiple clustered core processor; power consumption; power-performance trade-off; soft error detection; soft errors; thread-level redundancy; Computer aided instruction; Decoding; Energy consumption; Energy efficiency; Multicore processing; Performance loss; Radio frequency; Redundancy; Single event upset; Yarn;
Conference_Titel :
Dependable Computing, 2007. PRDC 2007. 13th Pacific Rim International Symposium on
Conference_Location :
Melbourne, Qld.
Print_ISBN :
0-7695-3054-0
DOI :
10.1109/PRDC.2007.22