DocumentCode :
3093365
Title :
3D-GCP: An analytical model for the impact of process variations on the critical path delay distribution of 3D ICs
Author :
Garg, Siddharth ; Marculescu, Diana
Author_Institution :
Dept. of ECE, Carnegie-Mellon Univ., Pittsburgh, PA
fYear :
2009
fDate :
16-18 March 2009
Firstpage :
147
Lastpage :
155
Abstract :
3D Integrated Circuits (ICs) have been recently proposed as a solution to the increasing wire delay concerns in scaled technologies. At the same time, technology scaling leads to increasing variability in manufacturing process parameters, making it imperative to quantify the impact of these variations on performance. In this work, we take, to the best of our knowledge, the first step towards formally modeling the impact of process variations on the clock frequency of fully-synchronous (FS) 3D ICs. The proposed analytical models demonstrate theoretically and experimentally that 3D designs behave very differently under the impact of process variations as compared to equivalent 2D designs. In particular, for the same number of critical paths, we show that a 3D design is always less likely to meet a pre-defined frequency target compared to its 2D counterpart. Furthermore, as opposed to models for 2D ICs, the 3D models need to accurately account for not only within-die (WID) critical paths, i.e., paths that lie entirely within one of the die layers, but also D2D critical paths that use through-silicon vias (TSVs) to span across multiple dies in the 3D stack. Finally, we show, theoretically and experimentally, that the mapping of critical paths to the die layers of a 3D IC can also affect the timing yield of a design, while the mapping issue does not arise in the 2D case since there is only a single die layer in a 2D IC. The accuracy of the proposed models is experimentally verified and found to be in excellent agreement with detailed SPICE and gate-level Monte Carlo (MC) simulations.
Keywords :
Monte Carlo methods; SPICE; clocks; critical path analysis; integrated circuit modelling; 3D integrated circuits; SPICE; clock frequency; die layers; fully-synchronous 3D IC; gate-level Monte Carlo simulations; through-silicon vias; within-die critical paths; Analytical models; Clocks; Delay; Frequency; Integrated circuit modeling; Integrated circuit technology; Manufacturing processes; Three-dimensional integrated circuits; Through-silicon vias; Wire; 3D Integrated Circuits (ICs); Statistical timing analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality of Electronic Design, 2009. ISQED 2009. Quality Electronic Design
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2952-3
Electronic_ISBN :
978-1-4244-2953-0
Type :
conf
DOI :
10.1109/ISQED.2009.4810285
Filename :
4810285
Link To Document :
بازگشت