DocumentCode :
3093744
Title :
A new low power test pattern generator using a variable-length ring counter
Author :
Zhou, Bin ; Ye, Yi-zheng ; Li, Zhao-lin ; Wu, Xin-chun ; Ke, Rui
Author_Institution :
Microelectron. Center, Harbin Inst. of Technol., Harbin
fYear :
2009
fDate :
16-18 March 2009
Firstpage :
248
Lastpage :
252
Abstract :
A new built-in self-test (BIST) test pattern generator (TPG) for low power testing is presented in this paper. The principle of the proposed approach is to reconfigure the CUT´s partial-acting-inputs into a short ring counter (RC), and keep the CUT´s partial-freezing-inputs unchanged during testing. Experimental results based on ISCAS´85 and ISCAS´89 benchmark circuits show that 17% reductions in the test data storage, 43% reductions in the number of test pattern, 30% reductions in the average power, 19% reductions in the average power and 46% reductions in the total power consumption are attained during testing with a small size decoding logic.
Keywords :
built-in self test; low-power electronics; network synthesis; built-in self-test; low power test pattern generator; variable-length ring counter; Automatic testing; Benchmark testing; Built-in self-test; Circuit testing; Counting circuits; Decoding; Energy consumption; Logic testing; Memory; Test pattern generators; Built-in Self-Test (BIST); test pattern generator; variable-length ring counter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality of Electronic Design, 2009. ISQED 2009. Quality Electronic Design
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-2952-3
Electronic_ISBN :
978-1-4244-2953-0
Type :
conf
DOI :
10.1109/ISQED.2009.4810302
Filename :
4810302
Link To Document :
بازگشت