DocumentCode
3094098
Title
A simulation model for embedding the transistor bias
Author
Piper, J. ; Jiren Yuan
Author_Institution
CCCD, Department of Electroscience, Lund University, 211 00 Lund, Sweden
fYear
2004
fDate
8-9 Nov. 2004
Firstpage
222
Lastpage
224
Abstract
A simulation model for embedding the bias of a transistor is presented. The model exploits the simulators equilibrium point calculation to set the bias point of the transistor The model uses negative feedback to set the bias point according to what the designer desires. When the simulator goes into its main analyses the negative feedback is broken and embedded bias sources are added. This way it is possible to test an amplifier design before implementing the bias circuits. The model is technology independent can be used on any kind of transistor.
Keywords
Capacitors; Circuit testing; Frequency; Libraries; Low pass filters; Negative feedback; Space exploration; Space technology; Transient analysis; Voltage;
fLanguage
English
Publisher
ieee
Conference_Titel
Norchip Conference, 2004. Proceedings
Conference_Location
Oslo, Norway
Print_ISBN
0-7803-8510-1
Type
conf
DOI
10.1109/NORCHP.2004.1423863
Filename
1423863
Link To Document