DocumentCode
309732
Title
A novel approach for reducing the switching activity in two-level logic circuits
Author
Theodoridis, G. ; Theoharis, S. ; Soudris, D. ; Koufopavlou, O. ; Goutis, C.
Author_Institution
VLSI Design Lab., Patras Univ., Greece
Volume
2
fYear
1996
fDate
13-16 Oct 1996
Firstpage
840
Abstract
A new approach for implementing two-level logic circuits, which exhibit minimal power dissipation, is presented. Switching activity reduction of the logic network nodes is achieved by adding in specific gates additional input signals. By using the statistical properties of the primary inputs, a new concept for grouping the input variables with similar features is presented. An efficient synthesis algorithm for generating the set of all classes of the variables and for solving the minimum covering problem for each class is introduced. The comparison of the results, produced by the proposed method, and those from ESPRESSO shows that a significant power reduction can be achieved for the two-level logic circuits
Keywords
logic design; multivalued logic circuits; ESPRESSO; power dissipation; statistical properties; switching activity; synthesis algorithm; two-level logic circuit; Batteries; Clocks; Logic circuits; Logic functions; Network synthesis; Power dissipation; Power engineering computing; Probability; Switching circuits; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Electronics, Circuits, and Systems, 1996. ICECS '96., Proceedings of the Third IEEE International Conference on
Conference_Location
Rodos
Print_ISBN
0-7803-3650-X
Type
conf
DOI
10.1109/ICECS.1996.584513
Filename
584513
Link To Document