Title :
An improved path enumeration method considering different fall and rise gate delays
Author :
Guntzel, Jos Lu s ; Pinto, Ana Cristina Medina ; Moraes, Fernando ; Reis, Ricardo
Author_Institution :
Inst. de Inf., Univ. Fed. do Rio Grande do Sul, Porto Alegre, Brazil
fDate :
30 Sep-3 Oct 1998
Abstract :
Most of path enumeration-based timing analysis tools use a single delay per gate for path delay calculation. However, the timing analysis of current submicron designs demands more accurate delay calculation methods, which can improve path enumeration accuracy and especially, critical delay estimation accuracy. This paper presents modifications to the classical best-first procedure proposed by Yen et al. (1989) in order to consider a pair of delays per gate. The increase in the accuracy of path delay calculation is evaluated by running both the original and the improved path delay calculation methods on the ISCAS´85 circuits
Keywords :
CMOS logic circuits; circuit analysis computing; combinational circuits; delay estimation; graph theory; timing; critical delay estimation accuracy; direct acyclic graph; fall gate delays; path delay calculation; path enumeration method; rise gate delays; submicron CMOS designs; timing analysis; Circuit simulation; Collaboration; Combinational circuits; Delay effects; Delay estimation; Frequency estimation; Semiconductor device modeling; Timing;
Conference_Titel :
Integrated Circuit Design, 1998. Proceedings. XI Brazilian Symposium on
Conference_Location :
Rio de Janeiro
Print_ISBN :
0-8186-8704-5
DOI :
10.1109/SBCCI.1998.715443