DocumentCode :
3102577
Title :
A /spl Delta//spl Sigma/PLL for 14 b 50 ksample/s frequency-to-digital conversion of a 10 MHz FM signal
Author :
Galton, I. ; Huff, W. ; Carbone, P. ; Siragusa, E.
Author_Institution :
California Univ., San Diego, La Jolla, CA, USA
fYear :
1998
fDate :
5-7 Feb. 1998
Firstpage :
366
Lastpage :
367
Abstract :
In wireless applications, digital signal processing is increasingly used in place of analog processing to improve reliability, reduce manufacturing cost, and allow programmability. Usually, the requisite A/D conversion is performed after the RF signal is down-converted to an intermediate frequency (IF) in the 0-100 MHz range, and the demodulation is digital. Design simplifications, such as the avoidance of in-phase and quadrature analog processing, can often be achieved if the A/D conversion is above 5 MHz, but in CMOS technology such systems are usually limited to about 12 b precision. This key component of a CMOS frequency-to-digital converter (FDC), a device that simultaneously performs A/D conversion and frequency demodulation, in certain cases, promises to be an attractive alternative to conventional non-zero IF A/D conversion.
Keywords :
CMOS integrated circuits; demodulators; frequency modulation; phase locked loops; sigma-delta modulation; 10 MHz; 14 bit; A/D conversion; CMOS frequency-to-digital converter; FM signal; RF signal; frequency demodulation; sigma-delta PLL; wireless communications; CMOS technology; Capacitors; Demodulation; Digital filters; Frequency conversion; Frequency estimation; Noise generators; Phase locked loops; Quantization; Signal generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1998. Digest of Technical Papers. 1998 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
0-7803-4344-1
Type :
conf
DOI :
10.1109/ISSCC.1998.672533
Filename :
672533
Link To Document :
بازگشت