DocumentCode :
3106406
Title :
Design of parameterizable error-propagating space compactors for response observation
Author :
Morosov, A. ; Chakrabarty, K. ; Gössel, M. ; Bhattacharya, B.
Author_Institution :
Dept. of Comput. Sci., Potsdam Univ., Germany
fYear :
2001
fDate :
2001
Firstpage :
48
Lastpage :
53
Abstract :
We present an efficient space compaction method which propagates all realistic errors that can appear at the outputs of a circuit under test in response to a precomputed test set. Since the proposed method does not rely on structural information of the circuit under test, it can be readily applied to intellectual property (IP) cores. Space compaction of test responses for IP cores provides parallel access to their functional outputs and reduces testing time. A δ-bounded-weight error model is combined with a δ-response graph model to generate the logic specification for the compactor via graph coloring. Moreover, a carefully-chosen subset of inputs of the circuit under test allows error propagation to be achieved using an arbitrarily small number of compactor outputs. The error-bound variable δ parametrizes the space compactor, and the synthesis approach can be used to design several space compactors for the same circuit under test by simply varying δ. We illustrate the proposed method by presenting experimental results on compactor synthesis for several large ISCAS benchmark circuits
Keywords :
automatic testing; graph colouring; industrial property; integrated circuit testing; logic testing; δ-bounded-weight error model; δ-response graph model; ISCAS benchmark circuits; circuit under test; compactor outputs; error propagation; functional outputs; graph coloring; intellectual property cores; logic specification; parallel access; parameterizable error-propagating space compactors; response observation; testing time; Benchmark testing; Circuit faults; Circuit synthesis; Circuit testing; Compaction; Computer errors; Computer science; Intellectual property; Logic; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 19th IEEE Proceedings on. VTS 2001
Conference_Location :
Marina Del Rey, CA
Print_ISBN :
0-7695-1122-8
Type :
conf
DOI :
10.1109/VTS.2001.923417
Filename :
923417
Link To Document :
بازگشت