DocumentCode :
3107224
Title :
A fast and efficient algorithm for determining fanout trees in large networks
Author :
Shen Lin ; Marek-Sadowska, Malgorzata
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA
fYear :
1991
fDate :
25-28 Feb 1991
Firstpage :
539
Lastpage :
544
Abstract :
The authors present a heuristic algorithm the optimal selection of the fanout tree structures in VLSI circuit design. The algorithm minimizes area of the added buffers under the specified timing constraints. The algorithms described in the literatures solve a simpler problem of minimizing the circuit´s timing without taking into account the area increase introduced by the buffers. Experimental results demonstrate that the authors´ approach is very fast and efficient, particularly for large examples whose solution spaces are very large
Keywords :
VLSI; circuit layout CAD; integrated logic circuits; logic CAD; optimisation; trees (mathematics); VLSI circuit design; buffer area minimisation; delay analysis; fanout trees; heuristic algorithm; large networks; optimal selection; specified timing constraints; technology mapping; Automatic logic units; Capacitance; Circuit synthesis; Delay; Intelligent networks; Libraries; Logic circuits; Pins; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation. EDAC., Proceedings of the European Conference on
Conference_Location :
Amsterdam
Type :
conf
DOI :
10.1109/EDAC.1991.206466
Filename :
206466
Link To Document :
بازگشت