DocumentCode :
3107284
Title :
Testing of dynamic logic circuits based on charge sharing
Author :
Heragu, Keerthi ; Sharma, Manish ; Kundu, Rahul ; Blanton, R. D Shawn
Author_Institution :
Internet Infrastructure Bus. Unit, Texas Instrum. Inc., Dallas, TX, USA
fYear :
2001
fDate :
2001
Firstpage :
396
Lastpage :
403
Abstract :
Dynamic logic is increasingly becoming a logic type of choice for designs requiring high speed and low area. Charge sharing is one of many problems that may cause failure in dynamic logic circuits due to their low noise immunity. In this paper, we address the charge sharing noise issue. Specifically, we develop an accurate but tractable model for analyzing charge sharing that avoids costly Hspice simulations. The model is used to generate test vectors using a generalized ATPG tool. The charge-sharing model and the corresponding tests were validated using Hspice simulations on industrial circuits and it was also demonstrated that test vectors that establish high amounts of charge sharing could be generated for most domino gates
Keywords :
CMOS logic circuits; automatic test pattern generation; failure analysis; integrated circuit noise; logic gates; logic testing; CMOS; charge sharing; domino gates; dynamic logic circuits; failure; generalized ATPG tool; industrial circuits; noise immunity; test vectors; tractable model; Boolean functions; CMOS logic circuits; Circuit noise; Circuit simulation; Circuit testing; Logic circuits; Logic design; Logic gates; Logic testing; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 19th IEEE Proceedings on. VTS 2001
Conference_Location :
Marina Del Rey, CA
Print_ISBN :
0-7695-1122-8
Type :
conf
DOI :
10.1109/VTS.2001.923468
Filename :
923468
Link To Document :
بازگشت