DocumentCode
3107993
Title
Design of variation-resilient CNFET-based Schmitt trigger circuits with optimum hysteresis at 16-nm technology node
Author
Dokania, V. ; Islam, Aminul
Author_Institution
Dept. of Electron. & Commun. Eng., Birla Inst. of Technol., Ranchi, India
fYear
2013
fDate
13-15 Dec. 2013
Firstpage
1
Lastpage
6
Abstract
Process, voltage and temperature (PVT) variations in emerging ultra-deep submicron (UDSM) technology nodes critically affect device performances and limit further scaling of such devices based on Moore´s law. This paper proposes CNFET-based design of robust Schmitt trigger circuits, which outperform their CMOS counterparts in terms of mean values as well as variabilities of all considered design metrics. Popular Schmitt trigger designs are investigated and a comparative analysis is carried out based on Monte Carlo simulations in an HSPICE environment, using the 16-nm CMOS Predictive Technology Model (PTM), to choose the designs with best performance in terms of variability of design metrics such as power, power-delay product (PDP) and hysteresis width. These are then re-designed with corresponding optimized devices using the experimentally validated Stanford University CNFET model. The proposed CNFET-based circuits provide a 9.9×, 11.8× and 22× improvement in power, PDP and hysteresis width variability respectively, while also providing better noise immunity through increased hysteresis widths, thus demonstrating their superiority to CMOS circuits in all respects at highly scaled technology nodes.
Keywords
CMOS integrated circuits; Monte Carlo methods; carbon nanotube field effect transistors; hysteresis; trigger circuits; CMOS PTM; CMOS counterparts; CMOS predictive technology model; CNFET-based circuits; CNFET-based design; HSPICE environment; Monte Carlo simulations; Moore´s law; PDP; PVT variations; Schmitt trigger designs; Stanford University CNFET model; UDSM technology nodes; hysteresis width; power-delay product; process voltage and temperature variations; robust Schmitt trigger circuits; size 16 nm; ultradeep submicron technology nodes; CMOS integrated circuits; CMOS technology; CNTFETs; Hysteresis; Integrated circuit modeling; Measurement; Carbon nanotube field-effect transistor (CNFET); Schmitt trigger (ST); hysteresis; power-delay product (PDP); variability;
fLanguage
English
Publisher
ieee
Conference_Titel
India Conference (INDICON), 2013 Annual IEEE
Conference_Location
Mumbai
Print_ISBN
978-1-4799-2274-1
Type
conf
DOI
10.1109/INDCON.2013.6725885
Filename
6725885
Link To Document