DocumentCode :
3114463
Title :
Are defect-tolerant circuits with redundancy really cost-effective? Complete and realistic cost model
Author :
Gagnon, Yves ; Savaria, Yvon ; Meunier, Michel ; Thibeault, Claude
Author_Institution :
Dept. de Genie Phys., Ecole Polytech. de Montreal, Que., Canada
fYear :
1997
fDate :
20-22 Oct 1997
Firstpage :
157
Lastpage :
165
Abstract :
Yield enhancement for fault tolerant circuits with redundancy has been widely studied during the last years. Recent manufacturing technologies have brought out steady and significant improvement regarding contamination and defect density and have forced us to re-evaluate the economical advantages of circuits with redundancy. The main goal of this paper is to propose a realistic cost model for fault tolerant chips that includes manufacturing, test and reconfiguration processing steps. We demonstrate, with our model, how optimum and cost-effective redundancy levels can be determined, for a class of fault tolerant architectures, and we compare our results to the usual figure of merit calculation. We demonstrate that wafer test costs can have significant impact on the cost effectiveness of redundant implementation. This model also leads us to show that for a optimized fault tolerant chip, the silicon cost tends to increase as a quasi-linear function of chip area. We finally demonstrate that, considering future fault densities expected for the next decade, economical advantages of redundancy will probably vanish for most integrated circuits when they are implemented with mature processes
Keywords :
economics; integrated circuit manufacture; integrated circuit modelling; integrated circuit reliability; integrated circuit testing; integrated circuit yield; redundancy; contamination; cost model; defect-tolerant circuit; fault tolerant circuit; figure of merit; integrated circuit; manufacturing; reconfiguration; redundancy; silicon chip; wafer test; yield; Circuit testing; Contamination; Costs; Fault tolerance; Manufacturing processes; Pulp manufacturing; Redundancy; Semiconductor device modeling; Silicon; Virtual manufacturing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 1997. Proceedings., 1997 IEEE International Symposium on
Conference_Location :
Paris
ISSN :
1550-5774
Print_ISBN :
0-8186-8168-3
Type :
conf
DOI :
10.1109/DFTVS.1997.628321
Filename :
628321
Link To Document :
بازگشت