DocumentCode :
311494
Title :
ATPG for scan chain latches and flip-flops
Author :
Maka, S.R. ; McCluskey, Edward J.
Author_Institution :
Center for Reliable Comput., Stanford Univ., CA, USA
fYear :
1997
fDate :
27 Apr-1 May 1997
Firstpage :
364
Lastpage :
369
Abstract :
A new approach for testing the bistable elements (latches and flip-flops) in scan chain circuits is presented. In this approach, we generate test patterns that apply a checking experiment to each bistable element in the circuit while checking their response. Such tests guarantee the detection of all detectable combinational defects inside the bistable elements. The algorithm is implemented by modifying an existing stuck-at combinational test pattern generator. The number of test patterns generated by the new program is comparable to the number of traditional stuck-at patterns. This shows that this approach is practical for large circuits
Keywords :
automatic testing; combinational circuits; flip-flops; logic testing; ATPG; algorithm; automatic test pattern generation; bistable element; checking experiment; combinational defect detection; flip-flop; latch; scan chain circuit; stuck-at fault; Automatic test pattern generation; Circuit faults; Circuit simulation; Circuit testing; Counting circuits; Fault detection; Flip-flops; Latches; Logic testing; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1997., 15th IEEE
Conference_Location :
Monterey, CA
ISSN :
1093-0167
Print_ISBN :
0-8186-7810-0
Type :
conf
DOI :
10.1109/VTEST.1997.600306
Filename :
600306
Link To Document :
بازگشت