Title :
Power consumption improvement with residue code for fault tolerance on SRAM FPGA
Author :
Frédéric, Amiel ; Thomas, Ea ; Vashishtha, Vinay
Author_Institution :
Inst. Super. d´´Electron. de Paris, Paris, France
Abstract :
The reliability of new SRAM FPGA (Field Programmable Gate Array) devices, which are the first components launched for each new generation of transistor, is difficult to estimate. Their increasing use on electronic boards in both terrestrial and space applications necessitates the development of fault tolerant techniques in the wake of growing soft error rates (SER). In this article, In this article, a concurrent error detection and correction scheme using residue codes is proposed and designed. The results express the gain for power consumption and circuit area compared for other solutions for fault detection or fault correction.
Keywords :
SRAM chips; circuit reliability; error correction; error detection; fault tolerance; field programmable gate arrays; radiation hardening (electronics); SRAM FPGA; concurrent error detection; error correction scheme; fault tolerance; field programmable gate array; power consumption; residue code; soft error rates; Accuracy; Circuit faults; Fault detection; Field programmable gate arrays; Power demand; Random access memory; Tunneling magnetoresistance; Modulus calculation; SRAM FPGA; code computation; fault tolerance; power minimization; user logic;
Conference_Titel :
Design and Architectures for Signal and Image Processing (DASIP), 2011 Conference on
Conference_Location :
Tampere
Print_ISBN :
978-1-4577-0620-2
Electronic_ISBN :
978-1-4577-0619-6
DOI :
10.1109/DASIP.2011.6136883