Title :
Jitter attenuation phase locked loop using switched capacitor controlled crystal oscillator
Author :
Shih, Cheng-Chung ; Sun, Sam Yinshang
Author_Institution :
Rockwell Int., Newport Beach, CA, USA
Abstract :
A jitter attenuation, narrow-bandwidth phase-locked loop (PLL) consisting of a switched-capacitor controlled crystal oscillator (SCCXO) and a countdown sequential-logic phase/frequency detector (PFD) is described. By varying the loading capacitance dynamically, the SCCXO frequency is adjusted according to the duty cycle of the control signal. The experiment results show that a PLL of less than 2-Hz loop bandwidth and input jitter rejection up to 30 unit intervals is achieved in 3000 square mils of silicon area using 3- μm CMOS technology. The intrinsic jitter output is 0.03 UI
Keywords :
CMOS integrated circuits; crystal resonators; interference suppression; phase-locked loops; switched capacitor networks; 2 Hz; 3 micron; CMOS technology; Si; countdown sequential-logic phase/frequency detector; interference suppression; jitter attenuation; narrow-bandwidth phase-locked loop; switched capacitor controlled crystal oscillator; Attenuation; Bandwidth; CMOS technology; Capacitance; Capacitors; Jitter; Oscillators; Phase detection; Phase frequency detector; Phase locked loops;
Conference_Titel :
Custom Integrated Circuits Conference, 1988., Proceedings of the IEEE 1988
Conference_Location :
Rochester, NY
DOI :
10.1109/CICC.1988.20833