DocumentCode
3121990
Title
High performance low power dual edge triggered static D flip-flop
Author
Singh, Gagan ; Singh, Gagan ; Sulochna, Vemu
Author_Institution
DECD, CDAC-Mohali, Mohali, India
fYear
2013
fDate
4-6 July 2013
Firstpage
1
Lastpage
5
Abstract
In this paper a low-power double-edge triggered static flip-flop (DETSFF) suitable for low-power and high performance applications is presented. The designed DETFF is verified at gpdk 180nm-1.8V CMOS technology. Comparison with some of the latest DETFFs shows that the proposed DETSFF can achieve the lowest power consumption, lowest clock to Q delay and thus Power-delay-product (PDP). Moreover, the proposed DETSFF comprises of only 15 transistors hence requires lesser number of transistors and thus requires lesser overall silicon area.
Keywords
CMOS logic circuits; flip-flops; low-power electronics; CMOS technology; DETSFF; Q delay; dual edge triggered static D flip-flop; less overall silicon area; low power D flip-flop; power delay product; size 180 mm; static flip-flop; voltage 1.8 V; Clocks; Delays; Flip-flops; Latches; Power dissipation; Pulse generation; Transistors; Dual Edge Triggered; Flip flop; High speed; Low Power; Static D Flip Flop;
fLanguage
English
Publisher
ieee
Conference_Titel
Computing, Communications and Networking Technologies (ICCCNT),2013 Fourth International Conference on
Conference_Location
Tiruchengode
Print_ISBN
978-1-4799-3925-1
Type
conf
DOI
10.1109/ICCCNT.2013.6726548
Filename
6726548
Link To Document