• DocumentCode
    312647
  • Title

    Design of a temporal learning chip for signal generation and classification

  • Author

    Oh, Hwa-Joon ; Salam, F.M.

  • Author_Institution
    Hyundai Electron. America, San Jose, CA, USA
  • Volume
    1
  • fYear
    1997
  • fDate
    9-12 Jun 1997
  • Firstpage
    689
  • Abstract
    A recurrent neural network with temporal learning is designed in CMOS Technology. The developed learning rule extends the temporal learning to realize a forward instantaneous update scheme, suitable for analog hardware implementation. We have designed 4-neuron and 6-neuron prototypes. PSPICE simulations have been used to verify the design. Moreover, a 2-dimensional scalable array configuration with learning is constructed for simple scalable VLSI Architecture. The focus is on learning and generating periodic signals, as well as learning and classifying temporal signals. In this work, only the design and simulations are reported
  • Keywords
    CMOS integrated circuits; SPICE; VLSI; learning (artificial intelligence); neural chips; pattern classification; recurrent neural nets; signal generators; CMOS chip; PSPICE simulation; VLSI architecture; analog hardware; design; periodic signal; recurrent neural network; signal classification; signal generation; temporal learning; temporal signal; two-dimensional scalable array; Artificial neural networks; CMOS technology; Circuit testing; Hardware; Neural networks; Neurons; Recurrent neural networks; Signal design; Signal generators; Signal processing algorithms;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems, 1997. ISCAS '97., Proceedings of 1997 IEEE International Symposium on
  • Print_ISBN
    0-7803-3583-X
  • Type

    conf

  • DOI
    10.1109/ISCAS.1997.608952
  • Filename
    608952