Title :
Determination of the line edge roughness specification for 34 nm devices
Author :
Linton, T. ; Chandhok, M. ; Rice, B.J. ; Schrom, G.
Author_Institution :
TCAD Div., Intel Corp., Santa Clara, CA, USA
Abstract :
The impact of gate line edge roughness (LER) on 70 nm MOS devices was measured experimentally and used to validate an enhanced statistical technique for evaluating LER effects on devices. The technique was used to determine that LER in 34 nm devices will need to be limited to 3 nm. Effect of LER spectrum on wide and narrow devices is discussed, as well as an approach for correcting experimental current measurements for LER.
Keywords :
MIS devices; current distribution; photolithography; semiconductor device measurement; statistical analysis; surface topography; 34 nm; 70 nm; IDSAT current distributions; LER spectral distribution; MOS devices; MOS gate length random variation; enhanced statistical technique; experimental current measurement correction; gate line edge roughness; Analytical models; Current measurement; Delay; Educational institutions; Electronic switching systems; MOS devices; Metrology; Resists; Size measurement; Statistical analysis;
Conference_Titel :
Electron Devices Meeting, 2002. IEDM '02. International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-7462-2
DOI :
10.1109/IEDM.2002.1175839