DocumentCode :
3130290
Title :
Decoding architectures for Projective Geometry based LDPC codes
Author :
Harihara, S.G. ; Chandra, M. Girish ; Uppalapati, Tarakapraveen ; Adiga, B.S.
Author_Institution :
Embedded Syst. Res. Group, Tata Consultancy Services, Bangalore
fYear :
2008
fDate :
24-27 Nov. 2008
Firstpage :
1
Lastpage :
5
Abstract :
Projective geometry (PG) based low density parity check (LDPC) codes have many useful properties, including easy encoding and decoding by simple majority logic technique. With these useful features, they can be useful error control codes in future. In this paper, we present three novel architectures comprising of one parallel and two semi-parallel decoder architectures for popular PG-based LDPC codes. These architectures have no memory clash and further are reconfigurable for different lengths (and their corresponding rates). The three architectures can be configured either for the regular belief propagation based decoding or majority logic decoding (MLD).
Keywords :
decoding; error correction codes; geometric codes; majority logic; parity check codes; LDPC code; encoding; error control code; low density parity check code; majority logic decoding architecture; projective geometry; regular belief propagation based decoding architecture; Belief propagation; Decoding; Digital video broadcasting; Encoding; Error correction; Geometry; Message passing; Parity check codes; Reconfigurable logic; Signal processing algorithms; Belief Propagation; LDPC; Majority Logic Decoding; Projective Geometry Codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless Days, 2008. WD '08. 1st IFIP
Conference_Location :
Dubai
Print_ISBN :
978-1-4244-2828-1
Electronic_ISBN :
978-1-4244-2829-8
Type :
conf
DOI :
10.1109/WD.2008.4812880
Filename :
4812880
Link To Document :
بازگشت