Title :
Methods for improving transition delay fault coverage using broadside tests
Author :
Devtaprasanna, N. ; Gunda, A. ; Krishnamurthy, P. ; Reddy, S.M. ; Pomeranz, I.
Author_Institution :
Dept. of ECE, Iowa Univ., Iowa University, IA
Abstract :
Testing of delay faults require two pattern tests. Broadside and skewed-load testing are two approaches to test for delay faults in scan designs. The broadside approach is often preferred over the skewed-load approach in designs that also use the system clock for scan operations, since skewed-load requires a fast (at-speed) scan enable signal while broadside testing does not. In this paper, we propose new scan flip-flops to improve delay fault coverage for circuits with scan using broadside tests. The proposed flip-flops do not require a control signal to switch at-speed. This is a distinct advantage as the design effort required for timing closure of such control signals is significant. We also propose a circuit topology based flip-flop selection procedure that offers a scalable method for increasing the transition fault coverage. Experimental results on industrial circuits are included
Keywords :
boundary scan testing; delays; flip-flops; logic testing; broadside tests; control signal; pattern tests; scan designs; scan flip-flops; skewed-load testing; system clock; transition delay fault coverage; Circuit faults; Circuit testing; Circuit topology; Clocks; Delay; Flip-flops; Signal design; Switches; System testing; Timing;
Conference_Titel :
Test Conference, 2005. Proceedings. ITC 2005. IEEE International
Conference_Location :
Austin, TX
Print_ISBN :
0-7803-9038-5
DOI :
10.1109/TEST.2005.1583983