DocumentCode :
3131991
Title :
On concurrent test of wrapped cores and unwrapped logic blocks in SOCs
Author :
Xu, Qiang ; Nicolici, Nicola
Author_Institution :
Dept. of Electr. & Comput. Eng., McMaster Univ., Hamilton, Ont.
fYear :
2005
fDate :
8-8 Nov. 2005
Lastpage :
609
Abstract :
System-on-a-chip designs may contain user defined logic or embedded cores that cannot be wrapped for test purposes due to area constraints or timing violations. This paper discusses how these unwrapped logic blocks can be tested rapidly through the TestRail architecture using only the test control mechanism and the test instructions available through IEEE standard for embedded core test. A new test scheduling algorithm, which facilitates concurrent test of both unwrapped logic blocks and wrapped cores, is proposed and experiments show that it outperforms a previous approach when the available number of tester channels and/or the number of unwrapped logic blocks are small
Keywords :
IEEE standards; automatic test pattern generation; design for testability; integrated circuit testing; logic testing; system-on-chip; IEEE standard; SoC; TestRail architecture; embedded cores; system-on-a-chip; test control mechanism; test instructions; test scheduling algorithm; unwrapped logic blocks; wrapped cores; Automatic testing; Circuit testing; Integrated circuit interconnections; Integrated circuit testing; Logic circuits; Logic testing; Manufacturing; System testing; System-on-a-chip; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2005. Proceedings. ITC 2005. IEEE International
Conference_Location :
Austin, TX
Print_ISBN :
0-7803-9038-5
Type :
conf
DOI :
10.1109/TEST.2005.1584021
Filename :
1584021
Link To Document :
بازگشت