DocumentCode :
3132755
Title :
Low-capture-power test generation for scan-based at-speed testing
Author :
Wen, Xiaoqing ; Yamashita, Yoshiyuki ; Morishima, Shohei ; Kajihara, Seiji ; Wang, Laung-Terng ; Saluja, Kewal K. ; Kinoshita, Kozo
Author_Institution :
Dept. of Comput. Sci. & Eng., Kyushu Inst. of Technol., Iizuka
fYear :
2005
fDate :
8-8 Nov. 2005
Lastpage :
1028
Abstract :
Scan-based at-speed testing is a key technology to guarantee timing-related test quality in the deep submicron era. However, its applicability is being severely challenged since significant yield loss may occur from circuit malfunction due to excessive IR drop caused by high power dissipation when a test response is captured. This paper addresses this critical problem with a novel low-capture-power X-filling method of assigning 0´s and 1´s to unspecified (X) bits in a test cube obtained during ATPG. This method reduces the circuit switching activity in capture mode and can be easily incorporated into any test generation flow to achieve capture power reduction without any area, timing, or fault coverage impact. Test vectors generated with this practical method greatly improve the applicability of scan-based at-speed testing by reducing the risk of test yield loss
Keywords :
automatic test pattern generation; boundary scan testing; circuit switching; logic testing; ATPG; IR drop; circuit switching activity; high power dissipation; low-capture-power X-filling method; low-capture-power test generation; scan-based at-speed testing; yield loss; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit testing; Costs; Delay; Logic circuits; Logic testing; Sequential analysis; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2005. Proceedings. ITC 2005. IEEE International
Conference_Location :
Austin, TX
Print_ISBN :
0-7803-9038-5
Type :
conf
DOI :
10.1109/TEST.2005.1584068
Filename :
1584068
Link To Document :
بازگشت