Title :
An evaluation of Cu wiring in a production 64 Mb DRAM
Author :
Cote, W. ; Costrini, G. ; Edelstein, D. ; Osborn, C. ; Poindexter, D. ; Sardesai, V. ; Bronner, G.
Author_Institution :
Microelectron. Div., IBM Corp., Hopewell Junction, NY, USA
Abstract :
This paper presents results evaluating the impact of copper (Cu) wiring on a production 64 Mb/0.35 /spl mu/m trench capacitor DRAM technology. There has been considerable progress integrating Cu wiring into high performance logic processes, but little work has been done assessing the viability of Cu integration into a DRAM process. This is an important area of study as performance levels of DRAM technology rise to meet needs such as high bandwidth DRAMs as well as the emerging area of embedded DRAM. For the case of embedding DRAM macros into a logic process, it is important to be able to use high performance wiring technologies using Cu. DRAM processes are extremely sensitive to low levels of metallic contamination, with junction leakage specifications several orders of magnitude lower than those required for high performance logic. Making robust Cu barrier layers is critical. In this work, we demonstrate for the first time that Cu can be integrated into a standard DRAM technology with no degradation in junction leakages or cell data retention time.
Keywords :
DRAM chips; copper; integrated circuit measurement; integrated circuit metallisation; leakage currents; wiring; 0.35 micron; 64 Mbit; Cu; DRAM; cell data retention time; embedded macros; junction leakage specifications; metallic contamination; trench capacitor technology; wiring; Bandwidth; Capacitors; Contamination; Copper; Degradation; Logic; Production; Random access memory; Robustness; Wiring;
Conference_Titel :
VLSI Technology, 1998. Digest of Technical Papers. 1998 Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-4770-6
DOI :
10.1109/VLSIT.1998.689184