DocumentCode :
3135001
Title :
Experimental thermal resistance evaluation of a three-dimensional (3D) chip stack
Author :
Matsumoto, Keiji ; Ibaraki, Soichiro ; Sueoka, Kuniaki ; Sakuma, Katsuyuki ; Kikuchi, Hidekazu ; Orii, Yasumitsu ; Yamada, Fumiaki
Author_Institution :
ASET (Assoc. of Super-Adv. Electron. Technol.), Yamato, Japan
fYear :
2011
fDate :
20-24 March 2011
Firstpage :
125
Lastpage :
130
Abstract :
To propose an appropriate cooling solution for a three-dimensional (3D) chip stack at the design phase, it is necessary to estimate the total thermal resistance of a 3D chip stack. The interconnection between stacked chips is considered as one of the thermal resistance bottleneck of a 3D chip stack, but it is not experimentally clear yet. We have previously measured the thermal conductivity of SnAg with Cu post to be 37-41W/mC by a steady state thermal resistance measurement method, using the sample which was simply composed of two Si chips and SnAg with Cu post between two Si chips. In this study, 3D stacked test chips are fabricated, which are implemented with PN junction diodes for temperature sensors and diffused resistors for heating, and the thermal conductivity of the interconnection in actual 3D stacked structure is experimentally obtained. The temperature distributions of two 3-layer-stacked-test-chips are measured and the equivalent thermal conductivity of the interconnection is experimentally obtained to be 1.6W/mC. This value is compared with the measured thermal conductivity of SnAg with Cu post (37-41W/mC) and its adequacy is examined.
Keywords :
cooling; copper alloys; integrated circuit design; integrated circuit interconnections; integrated circuit testing; p-n junctions; resistors; semiconductor diodes; silver alloys; temperature distribution; temperature sensors; thermal conductivity; thermal resistance; three-dimensional integrated circuits; tin alloys; 3-layer-stacked-test-chips; 3D stacked test chips; PN junction diodes; Si; SnAgCu; cooling solution; diffused resistors; experimental thermal resistance evaluation; steady state thermal resistance measurement method; temperature distributions; temperature sensors; thermal conductivity; three-dimensional chip stack; Conductivity; Copper; Semiconductor device measurement; Temperature measurement; Thermal conductivity; Thermal resistance; Three dimensional displays; Three-dimensional (3D) chip stack; equivalent thermal conductivity; interconnections; thermal resistance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Thermal Measurement and Management Symposium (SEMI-THERM), 2011 27th Annual IEEE
Conference_Location :
San Jose, CA
ISSN :
1065-2221
Print_ISBN :
978-1-61284-740-5
Type :
conf
DOI :
10.1109/STHERM.2011.5767189
Filename :
5767189
Link To Document :
بازگشت