DocumentCode :
3135631
Title :
A novel pillar DRAM cell for 4 Gbit and beyond
Author :
Hyun-Jin Cho ; Nemati, F. ; Griffin, P.B. ; Plummer, J.D.
Author_Institution :
Center for Integrated Syst., Stanford Univ., CA, USA
fYear :
1998
fDate :
9-11 June 1998
Firstpage :
38
Lastpage :
39
Abstract :
A novel structure and fabrication process for a DRAM cell for 4 Gbit and beyond is proposed. A poly-Si pillar transistor is formed on top of a trench capacitor with the top of the pillar transistor being directly connected to the bit line. In order to reduce the process steps, word line formation by a spacer etch and self-aligned bit line contact using CMP process are developed. XTEM micrographs show almost single grain and less defect in the small pillars after crystallization annealing of prepatterned /spl alpha/-Si. Electrical measurements show that the pass transistor has good subthreshold slope and Id-Vd characteristics. Improvements in the device performance has been achieved by a sacrificial oxidation and hydrogenation.
Keywords :
DRAM chips; integrated circuit technology; 4 Gbit; CMP; Si; XTEM; crystallization annealing; electrical characteristics; fabrication; hydrogenation; pillar DRAM cell; polysilicon pillar transistor; sacrificial oxidation; self-aligned bit line; spacer etch; subthreshold slope; trench capacitor; word line formation; Annealing; Capacitors; Contacts; Crystallization; Electric variables measurement; Etching; Fabrication; Oxidation; Random access memory; Scalability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 1998. Digest of Technical Papers. 1998 Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-4770-6
Type :
conf
DOI :
10.1109/VLSIT.1998.689190
Filename :
689190
Link To Document :
بازگشت