Title :
Reconfigurable Implementation of Wavelet Transform on an Fpga-Augmented NIOS Processor
Author :
Hyun, Eugene ; Sima, Mihai ; McGuire, Michael
Author_Institution :
Dept. of Electr. & Comput. Eng., Victoria Univ., BC
Abstract :
The wavelet transform is a very popular tool in engineering for signal analysis. With respect to image compression, the new JPEG 2000 image standard incorporates wavelet transforms in its algorithm. Due to the high demands for processing and transmission, the trade-off of obtaining a high computation speed comes by sacrificing or reducing design flexibility. To meet the flexibility requirement, the discrete wavelet transform is implemented on an FPGA-augmented Nios processor. In particular, the lifting scheme is given reconfigurable-hardware support. To incorporate the newly defined lifting unit into the core processor, custom instructions are defined. This way, an ASIP-Nios can be defined on the fly at the expenses of FPGA utilization and custom instructions. Performance of the proposed design highlights significant speed improvement over a pure software implementation
Keywords :
discrete wavelet transforms; field programmable gate arrays; logic circuits; logic design; FPGA-augmented Nios processor; JPEG 2000 image standard; discrete wavelet transform; field programmable gate arrays; image compression; reconfigurable-hardware support; signal analysis; Discrete wavelet transforms; Field programmable gate arrays; Filter bank; Frequency; Hardware; Low pass filters; Signal resolution; Software performance; Wavelet analysis; Wavelet transforms; Discrete Wavelet Transform; FPGA; Nios; custom instruction; lifting scheme;
Conference_Titel :
Electrical and Computer Engineering, 2006. CCECE '06. Canadian Conference on
Conference_Location :
Ottawa, Ont.
Print_ISBN :
1-4244-0038-4
Electronic_ISBN :
1-4244-0038-4
DOI :
10.1109/CCECE.2006.277376