• DocumentCode
    3141966
  • Title

    Signal Delay in RC Tree Networks

  • Author

    Penfield, Paul, Jr. ; Rubinstein, Jorge

  • Author_Institution
    Massachusetts Institute of Technology, Cambridge, MA
  • fYear
    1981
  • fDate
    29-1 June 1981
  • Firstpage
    613
  • Lastpage
    617
  • Abstract
    In MOS integrated circuits, signals may propagate between stages with fanout. The MOS interconnect may be modeled by an RC tree. Exact calculation of signal delay through such networks is difficult. However, upper and lower bounds for delay that are computationally simple are presented here. The results can be used (1) to bound the delay, given the signal threshold; or (2) to bound the signal voltage, given a delay time; or (3) to certify that a circuit is "fast enough", given both the maximum delay and the voltage threshold.
  • Keywords
    Contracts; Delay effects; Integrated circuit interconnections; Intelligent networks; Inverters; Linear approximation; Parasitic capacitance; Resistors; Threshold voltage; Wires;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation, 1981. 18th Conference on
  • Type

    conf

  • DOI
    10.1109/DAC.1981.1585417
  • Filename
    1585417